# Design and Implementation of Ripple Carry Adder using area efficient full adder cell in 180nm CMOS Technology Yogita Hiremath, Akalpita L. Kulkarni, Dr. J. S. Baligar Abstract— In this paper design of a 4-bit ripple carry adder is proposed using a novel 18-transistor CMOS transmission gate full adder cell. The full adder cell utilizes minimum transistors by using novel exclusive-or (XOR) gate and transmission gate. The main objective is to reduce area by decreasing the transistor count compared with the ripple carry adder using conventional full adder. The design is implemented using Cadence Virtuoso schematic editor and simulated using Cadence Virtuoso analog design environment at 180nm CMOS process technology. The optimized layout of the ripple carry adder is designed using Cadence Virtuoso Layout Suite. The simulation results of the ripple carry adder using the proposed full adder cell are compared with ripple carry adder using conventional full adder cell in terms of transistor count, delay and power. The number of transistors is reduced from 28 in conventional full adder to 18 in the proposed transmission gate full adder. As a result the proposed 4-bit ripple carry adder with 72 transistors is efficient in terms of area. Index Terms—Cadence, delay, full adder, layout, ripple carry adder, schematic, transmission gate and XOR gate. #### I. INTRODUCTION Most of the VLSI applications, such as digital signal processing, image and video processing and microprocessors, extensively use arithmetic operations. Addition, subtraction, multiplication and multiply and accumulate (MAC) are examples of the most commonly used operations. The 1-bit full-adder cell is the building block of all these modules. Thus, enhancing its performance is critical for enhancing the overall module performance. The most important performance parameters for future VLSI systems are speed and power consumption. In this paper we present a novel 1-bit full adder cell which offers faster operation and consumes less area and power than standard implementations of the full adder cell. With the popularity of portable systems as well as fast growth of power density in integrated circuits, power dissipation becomes main design objectives equal to high performance of the system. For the VLSI designers, designing power efficient adders for digital system has become main goal. Generally ripple carry adders are used among all types of adders because of its compact design but it is the slowest adder. ISSN: 2278 - 7798 Several ripple carry adders have been proposed using different full adder cells targeting on design accents such as power, delay and area. Among those designs with less transistor count using transmission gate logic have been widely used to reduce area. The proposed ripple carry adder is implemented using Cadence EDA tool [2]. The tool provides sophisticated features such as Cadence Virtuoso Schematic Editor which provides sophisticated capabilities which speed and ease the design, Cadence Virtuoso Visualization and Analysis which efficiently analyzes the performance of the design and Cadence Virtuoso Layout Suite that speeds up the physical layout of the design. In this paper, we propose a design of ripple carry adder using full adder cell with 18 transistors. The paper is organized as follows: in section II, previous work is reviewed. Subsequently, in section III, the proposed design of ripple carry adder is presented. In section IV, the schematic and layout of the adders are presented. In section V, the simulation results are given and discussed. The comparison and evaluation for proposed and conventional designs are carried out. Finally a conclusion will be made in the last section. # II. PREVIOUS WORK Adding two single-bit binary values with the inclusion of a carry input produces two outputs, a sum and a carry; this circuit is called a full adder. The relation between the inputs A, B, Cin and the outputs Sum and Cout are expressed as: Sum = A xor B xor Cin Cout = (A and B) or (B and Cin) or (A and Cin) The truth table of full adder is shown below. Table 1. Truth table of full adder | Inputs | | | Outputs | | |--------|---|-----|---------|------| | A | В | Cin | Sum | Cout | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | 0 | | 0 | 1 | 0 | 1 | 0 | | 0 | 1 | 1 | 0 | 1 | | 1 | 0 | 0 | 1 | 0 | | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 0 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | Different logic styles can be investigated from different points of view. Evidently, they tend to favor one performance aspect at the expense of others. In other words, it is different design constraints imposed by the application that each logic style has its place in the cell library development. Even a selected style appropriate for a specific function may not be suitable for another one. For example, static approach presents robustness against noise effects, so automatically provides a reliable operation. The issue of ease of design is not always attained easily. The CMOS design style is not area efficient for complex gates with large fan-ins. Thus, care must be taken when a static logic style is selected to realize a logic function. Fig.1 Conventional full adder The conventional full adder shown in Fig.1 is a complementary CMOS (C-CMOS) full adder with 28 transistors [4]. It is a combination of PMOS pull up transistors and NMOS pull down transistors [5]. It is well known for its robustness and scalability at low supply voltages. The complementary CMOS logic circuit has the advantages of layout regularity and stability at low voltage due to the complementary transistor pairs and smaller number of interconnecting wires. But its power consumption and transistor count are relatively high for low power arithmetic circuits. In this full adder, interdependence between signals generation (SUM signal relies on the generation of COUT signal) causes the problem of delay imbalance. Ripple carry adder is built using multiple full adders such as the above discussed conventional full adder. In ripple carry adder each carry bit from a full adder "ripples" to the next full adder. The simple implementation of 4-bit ripple carry adder is shown below. C0 is the input carry, x0 through x3 and y0 through y3 represents two 4-bit input binary numbers. # Fig.2 4-bit ripple carry adder III. PROPOSED RIPPLE CARRY ADDER The proposed ripple carry adder is designed using a full adder cell with 18-transisitors based on transmission gate [7]. It uses a novel exclusive-or (XOR) gate. The schematic for this XOR gate is shown in Fig.3. Fig.3 Transmission gate XOR As a point to note, switch-level simulators have problems with this gate. The operation of the gate is explained as follows: - 1. When signal A is high, -A is low. Transistor pair P1 and N1 thus acts as inverter, with -B appearing at the output. The transmission gate formed by transistor pair P2 and N2 is open. - 2. When signal A is low, -A is high. The transmission gate formed by transistor pair P2 and N2 is now closed, passing B to the output. The inverter formed by transistor pair P1 and N1 is partially disabled (level reduced B passed to the output by P1, N1). Thus this transistor configuration forms a 6-transistor XOR gate. By reversing the connections of A and -A, an exclusive-nor (XNOR) gate is constructed [7]. Fig.4 Transmission gate full adder By using four transmission gates, four inverters and two XOR gates, an adder may be constructed according to Fig.4. A xor B and the complement are formed using the transmission gate XOR gate shown in Fig.3. The SUM (A xor B xor Cin) is formed by a multiplexer controlled by A xor B (and complement). Examining the adder truth table reveals that COUT= C when A xor B is true. When A xor B is false, COUT= A (or B). This adder has 26 transistors and equal SUM and COUT delay times. The number of transistors may be reduced if speed is not the ultimate goal. Two transistors may be eliminated by using an inverter on the output of the XOR gate [7]. In addition with some optimization, the output buffers may be eliminated, as shown in Fig.5. Fig.5 Optimized transmission gate full adder Thus the proposed ripple carry adder is implemented using optimized transmission gate full adder which is efficient in terms of area. # IV. SCHEMATIC AND LAYOUT All the above discussed adders are implemented in Cadence EDA tool. The transistor level diagram is implemented using Cadence Virtuoso schematic editor. The optimized layout is built using Cadence Virtuoso Layout Suite. #### A. Schematic The schematic diagram of the conventional full adder and the proposed transmission gate full adder cells are built using PMOS and NMOS transistors with the following specifications. The schematic diagrams of the conventional complementary CMOS (C-CMOS) full adder using 28 transistors and ripple carry adder using it are as shown in Fig.6 and Fig.7 respectively. Fig.6 Schematic of conventional full adder Fig.7 Schematic of ripple carry adder using conventional full adder The schematic diagrams of the proposed optimized transmission gate full adder using 18 transistors and ripple carry adder using it are as shown in Fig.8 and Fig.9 respectively. Fig.8 Schematic of optimized TG full adder Fig.9 Schematic of ripple carry adder using optimized TG full adder ### B. Layout The optimized layout of the proposed transmission gate full adder and ripple carry adder using it is as shown below in Fig.10 and Fig.11 respectively. In these layouts sea of gate arrays concept in used in order to optimize the layout. $Fig. 10 \ Layout \ of \ the \ proposed \ 18T \ optimized \ TG \ full \ adder$ Fig.11 Layout of ripple carry adder using 18T optimized TG full adder #### V. SIMULATION AND RESULTS The simulation results of the conventional full adder and ripple carry adder using it are as shown below in Fig.12 and Fig.13 respectively. The ripple carry adders using conventional and proposed full adder are simulated for the following inputs. Fig.12 Simulation of conventional full adder Fig.13 Simulation of ripple carry adder using conventional full adder The simulation results of optimized transmission gate full adder with 18 transistors and ripple carry adder using it are as shown below in Fig. 14 and Fig. 15 respectively. Fig.14 Simulation of 18T optimized TG full adder Fig.15 Simulation of ripple carry adder using 18T optimized TG full adder The simulation results of the optimized layout of the proposed 18 transistor full adder and ripple carry adder are as shown below in Fig. 16 and Fig. 17 respectively. Fig.16 Simulation of layout of optimized TG full adder Fig.17 Simulation of layout of ripple carry adder using optimized TG full The comparison of transistor count, delay and power between all the above discussed full adders is done below. Table 2. Transistor count, delay and power comparison between full adders | Full adder | Transistor count | Delay | Power | |-----------------------------------------------------------|------------------|----------|---------| | Conventional full adder | 28 | 324.0 ps | 18.5μW | | Optimized TG full adder | 18 | 225.5 ps | 22.01μW | | Ripple carry<br>adder using<br>conventional<br>full adder | 112 | 350.5 ps | 4.324μW | | Ripple carry<br>adder using<br>optimized TG<br>full adder | 72 | 254.4 ps | 3.522µW | ### VI. CONCLUSION In this paper two different ripple carry adders have been implemented, simulated, analyzed and compared. A novel full adder designed using 18 transmission gate is presented in this paper that targets low transistor count and area. The characteristics of the adder circuit are compared against conventional complementary CMOS full adder based on the transistor count and delay. The optimized layout is drawn for the proposed full adder cell and the ripple carry adder in Cadence tool using sea of gate arrays concept. Thus we have implemented a ripple carry adder which is optimized in terms of transistor count and area and is more efficient than the ripple carry adder using conventional complementary CMOS full adder. REFERENCES - [1] Ahmed M. Shams and Magdy A. Bayoumi, "A Novel High-Performance CMOS 1-Bit Full-Adder Cell" IEEE transactions on circuits and systems—II: Analog and digital signal processing, Vol. 47, NO. 5, MAY 2000. - [2] Cadence Analog and Mixed signal labs, revision 1.0, IC613, Assura 32, incisive unified simulator 82, Cadence design systems, Bangalore. - [2] Dan Wang, Maofeng Yang, Wu Cheng XUguang Guan, Zhangming Zhu, Yintang Yang "Novel Low power Full Adder Cells in 180nm CMOS Technology", 4th IEEE conference on Industrial Electronics and Applications, pp. 430-433,2009. - [4] Karthik Reddy. G, "Low Power-Area Designs Of 1 Bit Full Adder in Cadence Virtuoso Platform", International Journal of VLSI design & Communication Systems (VLSICS) Vol.4, No.4, August 2013. - [5] Kavita Khare, Krishna Dayal Shukla, "Design A 1Bit Low Power Full Adder Using Cadence Tool", MANIT/ Electronics & Communication, Bhopal, India - [6] M.Geetha Priya, K.Baskaran, "Low Power Full Adder With Reduced Transistor Count", International Journal of Engineering Trends and Technology (IJETT) Volume 4 Issue 5- May 2013. - [7] Neil H. E. Weste, Kamran Eshranghian, "Principles of CMOS VLSI Design," A systems Perspective, 2<sup>nd</sup> edition. **BIOGRAPHIES** Yogita Hiremath completed her Bachelor of engineering at Hirasugar Institute of Technology, Nidasoshi, Karnataka, India in 2012. She is pursuing Master in Technology at Dr. Ambedkar Institute of Technology, Bangalore, India. Her areas of interest are VLSI Design and digital design. Akalpita L. Kulkarni completed her Bachelor of Engineering in ECE branch at PDACEM, Gulbarga, Karnataka, India in 1990. She completed her Masters Degree in Applied Electronics at Anna University, Chennai, India in 1998. She is working as Associate Professor in ECE department at Dr.Ambedkar Institute of Technology, Bangalore, India, her areas of interest include Microprocessors and Microcontrollers. **Dr. J. S. Baligar** completed his Ph.D. in 2003 from Bangalore University in Electronic Science Department. His has published around 10 papers in international journals. He is working as Associate Professor in ECE department at Dr.Ambedkar Institute of Technology, Bangalore, India. His areas of interest are RF circuit design, micro strip antennas and VLSI design.